# High-k perovskite membranes as insulators for two-dimensional transistors

https://doi.org/10.1038/s41586-022-04588-2

Received: 1 September 2021

Accepted: 28 February 2022

Published online: 11 May 2022



Check for updates

Jing-Kai Huang<sup>1,11⊠</sup>, Yi Wan<sup>2,11</sup>, Junjie Shi<sup>1,11</sup>, Ji Zhang<sup>1,11</sup>, Zeheng Wang<sup>3</sup>, Wenxuan Wang<sup>1</sup>, Ni Yang<sup>1</sup>, Yang Liu<sup>1</sup>, Chun-Ho Lin<sup>1</sup>, Xinwei Guan<sup>1</sup>, Long Hu<sup>1</sup>, Zi-Liang Yang<sup>4,5</sup>, Bo-Chao Huang<sup>4</sup>, Ya-Ping Chiu<sup>4,6</sup>, Jack Yang<sup>1</sup>, Vincent Tung<sup>7</sup>, Danyang Wang<sup>1</sup>, Kourosh Kalantar-Zadeh<sup>8</sup>, Tom Wu¹, Xiaotao Zu9, Liang Qiao9, Lain-Jong Li2,10 & Sean Li1 ≥

The scaling of silicon metal-oxide-semiconductor field-effect transistors has followed Moore's law for decades, but the physical thinning of silicon at sub-ten-nanometre technology nodes introduces issues such as leakage currents<sup>1</sup>. Two-dimensional (2D) layered semiconductors, with an atomic thickness that allows superior gate-field penetration, are of interest as channel materials for future transistors<sup>2,3</sup>. However, the integration of high-dielectric-constant ( $\kappa$ ) materials with 2D materials, while scaling their capacitance equivalent thickness (CET), has proved challenging. Here we explore transferrable ultrahigh- $\kappa$  single-crystalline perovskite strontium-titanium-oxide membranes as a gate dielectric for 2D field-effect transistors. Our perovskite membranes exhibit a desirable sub-one-nanometre CET with a low leakage current (less than  $10^{-2}$  amperes per square centimetre at 2.5 megavolts per centimetre). We find that the van der Waals gap between strontium-titanium-oxide dielectrics and 2D semiconductors mitigates the unfavourable fringing-induced barrier-lowering effect resulting from the use of ultrahigh-κ dielectrics<sup>4</sup>. Typical short-channel transistors made of scalable molybdenum-disulfide films by chemical vapour deposition and strontium-titanium-oxide dielectrics exhibit steep subthreshold swings down to about 70 millivolts per decade and on/off current ratios up to  $10^7$ , which matches the low-power specifications suggested by the latest International Roadmap for Devices and Systems<sup>5</sup>.

For the sub-10-nm technology nodes in silicon (Si) metal-oxide-semiconductor field-effect transistors (MOSFETs), a subnanometre capacitance equivalent thickness (CET) and flawless interface with the channel are essential for gate dielectrics to maintain the gate controllability<sup>4</sup>. Similarly, the development of reliable high-dielectric-constant ( $\kappa$ ) materials (CET < 1 nm) adaptable to two-dimensional (2D) MOSFETs for future nodes is eagerly awaited. The typically used high- $\kappa$  dielectrics in Si technology (that is, aluminium oxide (Al<sub>2</sub>O<sub>3</sub>) and hafnium oxide (HfO<sub>2</sub>)) have been integrated with 2D transition-metal-dichalcogenide materials<sup>6</sup>. Nevertheless, their amorphous nature and imperfect dielectric/transition-metal-dichalcogenide interfaces make the elimination of charge scatters and traps difficult, in addition to the direct damage of 2D channels caused by dielectric deposition processes<sup>7,8</sup>. Although several interfacial passivation layers have been developed, such as organic molecules and atomically thin hexagonal boron nitride (hBN), these layers reduce the overall gate capacitance<sup>8-11</sup>. Another attractive approach is to adopt crystalline dielectric materials such as multilayer hBN and epitaxial calcium fluoride (CaF<sub>2</sub>), where the atomically flat surfaces result in smoother dielectric/semiconductor interfaces than conventional amorphous oxides, despite their relatively lower dielectric constant that retards the CET shrinkage<sup>12-14</sup>. The perovskite strontium titanium oxide (SrTiO<sub>3</sub>) exhibits high static permittivity ( $\varepsilon_{\text{bulk}} \approx 300$ at room temperature)15, which makes it a potential gate dielectric for electrostatic modulation of Si<sup>16,17</sup>, graphene<sup>18,19</sup> or 2D electron gases at complex oxide heterointerfaces<sup>20,21</sup>. Moreover, recent advances in syn $the sizing single-crystal free standing perovskite-oxide \,membranes^{\overset{\circ}{22,23}}$ have established a feasible route to integrate the ultrahigh- $\kappa$  crystalline SrTiO<sub>3</sub> films with 2D semiconductors to form high-quality dielectric/ channel interfaces to overcome the present limit of gate control.

In this work, the reflection high-energy electron diffraction (RHEED)-assisted pulsed-laser-deposition technique is used to prepare freestanding SrTiO<sub>3</sub> dielectric layers (see Methods for details)<sup>22</sup>. The water-soluble sacrificial strontium aluminate (Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub>) layer is epitaxially grown on top of a single-crystalline SrTiO<sub>3</sub> (001) substrate,

School of Materials Science and Engineering, University of New South Wales, Sydney, New South Wales, Australia. 2Department of Mechanical Engineering, The University of Hong Kong, Hong Kong, China, 3School of Electrical Engineering and Telecommunications, University of New South Wales, Sydney, New South Wales, Australia, 4Department of Physics, National Taiwan University, Taipei, Taiwan. Graduate Institute of Applied Physics, National Taiwan University, Taipei, Taiwan. Graduate School of Advanced Technology, National Taiwan University, Taipei, Taiwan. Taipei, Taiwan. 7 Physical Sciences and Engineering Division, King Abdullah University of Science and Technology, Thuwal, Saudi Arabia. 8 School of Chemical Engineering, University of New South Wales, Sydney, New South Wales, Australia, 9School of Physics, University of Electronic Science and Technology of China, Chengdu, China, 10Department of Physics, The University of Hong Kong, Hong Kong, China. "These authors contributed equally: Jing-Kai Huang, Yi Wan, Junjie Shi, Ji Zhang. 🗵 e-mail: jing-kai.huang1@student.unsw.edu.au; lanceli1@hku.hk; sean.li@unsw.edu.au



Fig. 1|Preparation and characterizations of freestanding single-crystalline SrTiO<sub>3</sub> layers. a, Schematic illustration of the transfer processes of epi-SrTiO<sub>3</sub> thin films onto the target substrate. **b**, Photograph of the transferred millimetre-scale freestanding SrTiO<sub>3</sub> membrane on pre-patterned Si/SiO<sub>2</sub> substrates. Scale bar, 5 mm. c, Optical micrographs of SrTiO<sub>3</sub> films with various unit-cell thicknesses on 300-nm Si/SiO<sub>2</sub> wafers.

Violet-blue is Si/SiO<sub>2</sub> substrates and the cyan gradient represents SrTiO<sub>3</sub> films with various thicknesses. Scale bars, 25 μm. d, e, Plan-view dark-field TEM images of 5-u.c.-thick SrTiO<sub>3</sub> membrane. Scale bars, 2 nm (**d**) and 1 nm (**e**). Inset: the corresponding SAED pattern. Scale bar, 5 nm<sup>-1</sup>. **f**, Cubic lattice structure of SrTiO<sub>3</sub>.

which then serves as the template for the subsequent epitaxial growth of single-crystalline SrTiO<sub>3</sub> dielectric membranes. The as-deposited SrTiO<sub>3</sub> films exhibit atomically flat surfaces with clear atomic-step terraces (Extended Data Fig. 1a, b). The X-ray diffraction (XRD) pattern (Extended Data Fig. 1c) and X-ray reflectivity (XRR) analysis (Extended Data Fig. 1d, e) of the as-prepared Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub>/SrTiO<sub>3</sub> heterostructure clearly indicate the formation of single-crystalline phases and the atomically sharp interface. Next, the SrTiO<sub>3</sub> layer is coated with a polymer support and delaminated from the substrate after dissolving the Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub> sacrificial layer in deionized water. With the polymer support layer, the released single-crystalline freestanding SrTiO<sub>3</sub> membranes are transferred onto the target substrates, as illustrated in Fig. 1a. A photo of the as-released SrTiO<sub>3</sub> layer with a dimension of 5 × 5 mm<sup>2</sup> on the pre-patterned Si/SiO<sub>2</sub> substrate is shown in Fig. 1b. The optical micrographs in Fig. 1c show that the optical contrast gradually increases with increasing SrTiO<sub>3</sub> thickness. The thickness of the SrTiO<sub>3</sub> membranes is determined by atomic force microscopy (AFM) (Extended Data Fig. 2). Representative reciprocal space maps (RSMs) of the transferred SrTiO<sub>3</sub> membrane around the (002), (103) and (013) planes confirm the single crystallinity, and the extracted average in-plane and out-of-plane lattice parameters are 0.3908 nm and 0.3907 nm, respectively (Extended Data Fig. 3a, b), which are within the measurement errors of the theoretical unit-cell (u.c.) value of 0.3905 nm (ref. 22). The plan-view dark-field transmission electron microscopy (TEM) images and the selected-area electron diffraction (SAED) patterns (Fig. 1d, e) of 5-u.c.-thick SrTiO<sub>3</sub> demonstrate its single-crystal nature with very limited defects in the probed areas (Fig. 1f). Moreover, X-ray photoelectron spectroscopy (XPS) results (Extended Data Fig. 3c. d) suggest the ideal atomic stoichiometry of the SrTiO<sub>2</sub> film.

The metal-insulator-metal (MIM) capacitor structure is used to evaluate the capacitance-voltage (C-V) characteristics of the as-prepared SrTiO<sub>3</sub> membranes <sup>9,24</sup>, where the SrTiO<sub>3</sub> layer is sandwiched by a platinum (Pt)-coated Si substrate and a top titanium (Ti)/gold (Au) electrode (Fig. 2a). Figure 2b shows that the measured capacitance density moderately decreases with the voltage and frequency, which is ordinarily observed in a paraelectric ceramic and asymmetric electrode configuration<sup>25</sup>. The effective permittivity  $\varepsilon_{\rm eff}$  is related to the capacitance as described by the equation:  $C_{\text{eff}} = A \varepsilon_0 \varepsilon_{\text{eff}} / t$ , where  $C_{\text{eff}}$  is the measured capacitance, A is the area of the top electrodes, t is the thickness of the SrTiO<sub>3</sub> layer and  $\varepsilon_0$  is the vacuum permittivity<sup>24</sup>. The inset of Fig. 2c shows the thickness dependence of  $\varepsilon_{\rm eff}$ , where the result for a particular thickness is obtained from the measurements conducted on at least 17 individual devices made of SrTiO<sub>3</sub> membranes. The  $\varepsilon_{\mathrm{eff}}$  as a function of thickness can be well described by the typical 'dead layer' model emerging in a high-κ nanocapacitor<sup>24</sup> (details in Supplementary Note 1) as follows:  $t/\varepsilon_{\text{eff}} = t/\varepsilon_{\text{bulk}} + D$ , where  $\varepsilon_{\text{bulk}}$  is the bulk permittivity of the dielectric material and  ${\it D}$  is the derived constant resulting from the interfacial dead layers. Figure 2c shows that the CET exhibits a near-linear relationship with the SrTiO<sub>3</sub> thickness, implying that a sub-1-nm CET can be achieved with an oxide thickness thinner than 26 nm (about 65 u.c.). The CET is calculated as  $3.9t/\varepsilon_{\rm eff}$ , where 3.9 is the dielectric constant of silicon oxide<sup>4</sup>. In addition, the constant



**Fig. 2**| **Dielectric properties of single-crystalline SrTiO**<sub>3</sub> **membranes. a**, The structure and optical micrograph of the MIM device. Scale bar, 100 μm. **b**, Voltage-dependent capacitance density (C-V) for MIM devices of 40-u.c.-thick and 20-u.c.-thick SrTiO<sub>3</sub> thin films at four different frequencies. **c**,  $t/\varepsilon_{\rm eff}$  and CET as a function of various SrTiO<sub>3</sub> thicknesses measured from MIM capacitors. The inset shows  $\varepsilon_{\rm eff}$  as a function of SrTiO<sub>3</sub> thickness. The red

dashed lines represent the fitted curves using the 'dead layer' model. The error bars represent the standard deviation.  ${\bf d}$ , Electric-field-dependent leakage current density of SrTiO $_3$  films with various unit-cell thicknesses. The grey dashed lines mark the limits for relative applications.  ${\bf e}$ , The breakdown field versus effective dielectric constant of our SrTiO $_3$  membranes, comparison with various dielectric materials  $^{25,26,28-32}$ .

 $D \approx 0.161$  and  $\varepsilon_{\text{bulk}} \approx 270$  are extracted from the linear fit, where  $\varepsilon_{\text{bulk}}$  approaches the ideal value ( $\varepsilon_{\text{bulk}} \approx 300$ )<sup>15</sup> of a bulk SrTiO<sub>3</sub> single crystal, which indicates the excellent quality and ultrahigh- $\kappa$  nature of the SrTiO<sub>3</sub> membranes.

By contrast, a low leakage current and high breakdown strength of dielectric materials are the essential performance parameters that are related to the device power consumption and reliability<sup>4,8,26</sup>. Figure 2d shows the leakage current characteristics of the as-prepared SrTiO<sub>3</sub> membranes with thicknesses of 10 u.c., 20 u.c., 40 u.c. and 80 u.c., respectively. For the applied field of 2.5 MV cm<sup>-1</sup>, the leakage currents of the 40-u.c.-thick and 80-u.c.-thick  $SrTiO_3$  membranes are far below the low-power limit (leakage current  $J_{leak} < 1.5 \times 10^{-2}$  A cm<sup>-2</sup>), and all investigated membranes meet the MOSFET gate-limit requirement  $(<10 \text{ A cm}^{-2})^{27}$ . Moreover, Fig. 2e compares the breakdown field  $(E_{bd})$ versus  $\varepsilon_{\rm eff}$  for the dielectrics used in the state-of-art Si and 2D semiconductor technologies<sup>25,26,28–32</sup>. Our optimized SrTiO<sub>3</sub> membranes (20 u.c., 40 u.c. and 80 u.c.; Supplementary Note 2) have comparable E<sub>bd</sub> values to widely used Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub> while possessing much higher effective permittivities. In clear contrast to the high-κ dielectrics produced by deposition processes, the freestanding SrTiO<sub>3</sub> membrane that possesses smooth and well defined surfaces and an elastic nature behaves as a quasi-2D layer to interface with adjacent materials using a van der Waals (vdW) gap (see cross-sectional scanning tunnelling microscope measurements in Supplementary Note 3 as illustration), greatly diminishing the interfacial imperfections and reinforcing the dielectric strength  $^{6,25,33}$ . Many ultrahigh- $\kappa$  dielectrics have bandgaps below 4 eV, which is considered to be not large enough for good insulators; however, as demonstrated in our experiments, single-crystal and transferrable SrTiO<sub>3</sub> performs well as a gate dielectric via vdW integration in the 2D transistors. We believe a clean vdW gap is an effective tunnelling barrier that reduces the carrier tunnelling probability<sup>6,8</sup> and thus suppresses the gate leakage currents. Hence, proper integration of the vdW gap in devices seems to provide an opportunity to enhance device performance in short-channel FETs.

To examine the gate dielectric performance, a SrTiO<sub>3</sub> membrane with a thickness of 40 u.c. is transferred onto a SiO<sub>2</sub> substrate with pre-defined gate metals. A monolayer molybdenum disulfide (MoS<sub>2</sub>) thin film grown by chemical vapour deposition (CVD) is then transferred on top of the SrTiO<sub>3</sub> and the quality of MoS<sub>2</sub> is verified by Raman and photoluminescence (PL) spectroscopies (Extended Data Fig. 4). Finally, the MoS<sub>2</sub> channels are patterned to form local back-gate MoS<sub>2</sub> FETs (Fig. 3a), and a photo of the FET arrays is shown in Fig. 3b. The cross-sectional structure of the FET is revealed by scanning transmission electron microscopy (STEM) and energy-dispersive X-ray spectroscopy (EDS) mapping (Fig. 3c). The transfer (drain current versus gate voltage,  $I_D - V_G$ ) and output (drain current versus drain voltage,  $I_D - V_D$ ) characteristics of a long-channel monolayer MoS<sub>2</sub> FET (channel width/channel length,  $W_{\rm CH}/L_{\rm CH} = 10 \, \mu \text{m}/3.5 \, \mu \text{m}$ ) are plotted in Fig. 3d and Fig. 3e, respectively. The drain current of transfer curves shows a steep increase at the subthreshold region with a subthreshold swing (SS) value of about 71.5 mV dec<sup>-1</sup> and low gate leakage current. Typical output characteristics also demonstrate promising current control and saturation. Besides, the extracted four-probe field-effect mobility is 39.7 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, which is comparable to the mobilities of FETs constructed with conventional gate dielectrics in the literature (Fig. 3f, Supplementary Table 1). Figure 3g further presents the  $I_D$ - $V_G$ curves for 50 MoS<sub>2</sub> FETs, and Fig. 3h shows the correlation between the on/off current ratio and the SS value from these devices. A number of devices approach an on/off current ratio of 10<sup>7</sup>; meanwhile, the best SS values are close to 70 mV dec<sup>-1</sup>, which is among the best values



**Fig. 3** | **Local back-gated MoS**<sub>2</sub> **FETs with ultrahigh-** $\kappa$  **SrTiO**<sub>3</sub> **dielectrics. a**, Structure of the local back-gated FETs, where a clean vdW interface exists in between SrTiO<sub>3</sub> and MoS<sub>2</sub>. **b**, Optical micrograph of batch-fabricated FET arrays. Inset: a magnified image of the white square, where G, S, and D represent gate, source, and drain respectively. Scale bars, 100 μm and 10 μm (inset). **c**, Cross-sectional STEM image and corresponding EDS mapping obtained in the contact-to-channel area. ML: monolayer. The colours represent atoms as follows: blue, Pt; yellow, Au; cyan, Ti; red, S; green, Sr. Scale bar, 25 nm. **d**, Transfer characteristics ( $I_D - V_G$ ) of monolayer MoS<sub>2</sub> FET, showing steep subthreshold slopes. **e**, Output characteristics ( $I_D - V_G$ ) of the same device. **f**, Four-probe conductivity as a function of  $V_G$  for MoS<sub>2</sub> monolayer device with a

40-u.c.-thick SrTiO $_3$ gate dielectric.  $\mu_{\rm FE}$ , field-effect mobility. Inset: the device structure. Scale bar,  $5\,\mu{\rm m.g.}$ ,  $I_{\rm D}$ – $V_{\rm G}$  curves of 50 SrTiO $_3$ /MoS $_2$  FETs.  ${\bf h.}$ , Scatter distribution (black) of recorded on/off current ratios and SS values, and statistical histogram (grey) of SS from 50 devices.  ${\bf i.}$ , Comparison of SS values achieved by state-of-the-art CVD-prepared MoS $_2$  FETs with the sub-10-nm CET $_3$ 4.36-38 or EOT $_3$ 9.12 technologies. The ball-and-stick symbol represents the EOT, where the ball is the theoretical value and the stick is the EOT range extracted from practical permittivity in general nanocapacitors. SS values were extracted within the  $V_{\rm D}$  range of about 0.1–1 V and an  $L_{\rm CH}$  range of about 0.1–5  $\mu{\rm m.}$  The shaded red corner is the IRDS low-power specification for 2028.

attained by  $MoS_2$  FETs. Figure 3i summarizes the SS values achieved by the reported CVD-grown  $MoS_2$  long-channel FETs coupled with sub-10-nm CET high- $\kappa$  dielectrics, where the crystalline dielectrics generally exhibit better switching behaviours than the amorphous dielectrics (see Supplementary Table 2 for details). Note that some reports estimate the gate capacitance only by adopting ideal dielectric permittivity without performing  $C_{\rm eff}$  measurements, which may underestimate the equivalent oxide thickness (EOT). Thus, we re-estimated these EOTs with the scope of both ideal and practical permittivities derived from the nanocapacitors to ensure an impartial judgement. Notably, the SrTiO $_3$  dielectric yields extremely low SS values that are among the lowest published results based on CVD-grown  $MoS_2$ , and

already meet the microelectronic technology metrics 2028 (shaded red corner) projected by the International Roadmap for Devices and Systems (IRDS)<sup>5</sup>. To further probe the interface properties, the trap density  $(D_{ir})$  at the SrTiO<sub>3</sub>/MoS<sub>2</sub> interface is estimated using the expression<sup>6</sup>:

$$SS = \ln(10) \frac{k_B T}{q} \left( 1 + \frac{q D_{it}}{C_G} \right)$$

where  $k_{\rm B}$  is Boltzmann constant, T is absolute temperature, q is the elementary charge and  $C_{\rm G}$  is the gate capacitance obtained from MOS capacitance measurements (Extended Data Fig. 5a). The extracted  $D_{\rm it} \approx 4.3 \times 10^{12} \, {\rm cm}^{-2} \, {\rm eV}^{-1}$  is lower than the values typically obtained from



**Fig. 4** | **Electrostatics of short-channel MoS<sub>2</sub> FETs based on ultrahigh-** $\kappa$  **SrTiO<sub>3</sub> dielectrics. a**, Schematic illustration of the structure and SEM image of the device with a channel length of 35 nm. Inset: an optical micrograph of the associated devices. Scale bars, 50 nm and 1  $\mu$ m (inset). **b**,  $I_D - V_G$  characterization of the device shown in **a**. **c**,  $I_D - V_D$  output curves of the same device.

**d**, Benchmark SS values for reported short-channel ( $L_{\text{CH}} \le 100 \text{ nm}$ ) 2D FETs coupled with different sub-5-nm CET gate dielectrics  $^{37,40-43}$ . For a fair comparison, only the devices with a CVD-prepared channel and single-gate geometry are shown.

CVD-grown  $MoS_2$  channels (Supplementary Table 3), consistent with the low SS values from our devices. Also, the small hysteresis of the transfer curve is in agreement with the presence of limited border traps and interface states (Supplementary Note 4). We anticipate that further optimization of the CVD growth of 2D materials, nanofabrication processes and interface engineering could lead to improvements in SS values and hysteresis. The as-fabricated devices show excellent stability under cyclic tests and maintain good switching after one month of storage (Extended Data Fig. 5b). In addition, the constant-voltage stress time-dependent dielectric breakdown analysis projects that the proposed devices could reach a 10-year lifetime under an operation voltage of < 2.5 V (Extended Data Fig. 6).

With the scaling of channel length, the drain-induced barrier lowering becomes pronounced; consequently, the electrostatic control of the gate degrades, leading to the higher subthreshold current and poor SS values. Such a phenomenon can be mitigated by reducing the CET<sup>4,34</sup>. Hence, we fabricated short-channel MoS<sub>2</sub> FETs ( $L_{CH} \approx 25$  nm to  $L_{CH} \approx 55$  nm; Fig. 4a, Extended Data Fig. 7) to demonstrate the gate-tochannel control with the ultrahigh-K SrTiO<sub>2</sub> dielectrics. The transfer characteristics of the 35-nm short-channel MoS<sub>2</sub> FET (Fig. 4b) show a near-10<sup>6</sup> on/off current ratio and a steep SS value of 79 mV dec<sup>-1</sup>, and the output curves (Fig. 4c) show promising current control and saturation. The results of the SS values for the reported short-channel FETs fabricated with different gate dielectrics are summarized in Fig. 4d (see Supplementary Table 2 for details), where the SS values achieved by the SrTiO<sub>3</sub> gate dielectrics are among the lowest reported for CVD-prepared MoS<sub>2</sub> FETs with similar device geometries. Despite these achievements, we are aware that there is an acknowledged permittivity range of gate dielectrics for further scaling MOSFETs, where the 'proper' range is estimated by considering the effects of both drain-induced barrier lowering and fringing-induced barrier lowering (FIBL)4. In a conventional Si MOSFET, the benefits of using a very high-k material to slim the CET are limited. As the fringing field originating from the drain penetrates into the channel through the physically thicker gate dielectrics, the source-to-channel potential barrier gets lowered, which degrades the subthreshold characteristics of MOSFETs. Hence, the accredited upper limit of the high- $\kappa$  thickness ( $t_{high-\kappa}$ ) for a sub-10-nm node Si transistor (towards sub-1-nm CET) is regarded as 7 nm, whereas the lower limit is 4 nm for preventing direct tunnelling. In consequence, a proper permittivity range can be determined by  $\varepsilon_{SiO_2} \times t_{high-K'}$ , which approximates as 20 to 30. However, dissimilar to the conventional fabrication of 3D dielectrics, the vdW integration leads to the presence of a few-ångström-thick vdW gap between 2D semiconductors and

dielectrics, which has an important role in suppressing FIBL. To elaborate this, we performed a technology computer-aided design (TCAD) simulation, where Extended Data Fig. 8a, b shows the simulated equipotential contours of a 10-nm short-channel MoS<sub>2</sub> FET without and with the involvement of a 3-Å vdW (vacuum) gap, respectively. The presence of the vdW gap redirects most of the fringing field lines through itself, which greatly restrains the drain-to-channel coupling. The calculated conduction band diagrams (Extended Data Fig. 8c) also imply that FIBL is apparently moderated in the SrTiO<sub>3</sub> dielectric with the vdW gap. Correspondingly, the simulated transfer characteristics reflect vast differences between the interfaces with and without the vdW gaps ranging from 3 Å to 5 Å, especially in the ultrahigh-κ SrTiO<sub>3</sub> dielectric (Extended Data Fig. 8d, e). Note that the same approach is not applicable to conventional SiO<sub>2</sub> with a relatively low dielectric constant, as introducing a vdW gap with a comparable thickness level to 1-nm-thick  $SiO_2$  (EOT = 1 nm) will largely degrade the overall gate capacitance. The simulation results reveal the concealed advantage of vdW integration of 2D semiconductors and further expand the selection criteria of high- $\kappa$ gate dielectrics for the ultra-scaling 2D electronics.

In brief, the crystalline surface and well defined vdW interfaces with 2D semiconductors exhibit scaling potential for future transistor technologies. As shown in Extended Data Fig. 9, the elastic and slim nature of perovskite membranes have also enabled the accomplishment of flexible and transparent electronics using MoS $_2$  as the transistor channel  $^{35}$ . Meanwhile, considering the exquisitely controlled and scalable growth techniques already established in the perovskite oxide field  $^{17,22,23}$ , the capability to freely integrate functional perovskite oxide membranes with 2D materials offers a route to laminate assembly for monolithic 3D integration  $^{1,2,33}$ .

#### **Online content**

Any methods, additional references, Nature Research reporting summaries, source data, extended data, supplementary information, acknowledgements, peer review information; details of author contributions and competing interests; and statements of data and code availability are available at https://doi.org/10.1038/s41586-022-04588-2.

- Theis, T. N. & Wong, H. P. The end of Moore's law: a new beginning for information technology. Comput. Sci. Eng. 19, 41–50 (2017).
- Akinwande, D. et al. Graphene and two-dimensional materials for silicon technology. Nature 573, 507-518 (2019).
- Chhowalla, M., Jena, D. & Zhang, H. Two-dimensional semiconductors for transistors. Nat. Rev. Mater. 1, 16052 (2016).

- Wong, H. & Iwai, H. On the scaling of subnanometer EOT gate dielectrics for ultimate nano CMOS technology. Microelectron. Eng. 138, 57-76 (2015).
- 5 Badaroglu, M. et al. More Moore. In International Roadmap for Devices and Systems 2020 12 (IEEE, 2020); https://irds.ieee.org/images/files/pdf/2020/2020IRDS\_MM.pdf
- Illarionov, Y. Y. et al. Insulators for 2D nanoelectronics: the gap to bridge. Nat. Commun. 6. 11, 3385 (2020).
- Kim, H. G. & Lee, H.-B.-R. Atomic layer deposition on 2D materials. Chem. Mater. 29, 3809-3826 (2017).
- 8. Li, W. et al. Uniform and ultrathin high- $\kappa$  gate dielectrics for two-dimensional electronic devices. Nat. Electron. 2, 563-571 (2019).
- Chen, T.-A. et al. Wafer-scale single-crystal hexagonal boron nitride monolayers on Cu (111). Nature 579, 219-223 (2020).
- 10. Park, J. H. et al. Atomic layer deposition of Al<sub>2</sub>O<sub>3</sub> on WSe<sub>2</sub> functionalized by titanyl phthalocyanine. ACS Nano 10, 6888-6896 (2016).
- Knobloch, T. et al. The performance limits of hexagonal boron nitride as an insulator for 11. scaled CMOS devices based on two-dimensional materials. Nat. Flectron. 4, 98-108 (2021).
- Lee, G.-H. et al. Flexible and transparent MoS<sub>2</sub> field-effect transistors on hexagonal boron 12. nitride-graphene heterostructures. ACS Nano 7, 7931-7936 (2013).
- 13. Vu. Q. A. et al. Near-zero hysteresis and near-ideal subthreshold swing in h-BN encapsulated single-layer MoS<sub>2</sub> field-effect transistors. 2D Mater. 5, 031001 (2018)
- 14 Illarionov, Y. Y. et al. Ultrathin calcium fluoride insulators for two-dimensional field-effect transistors. Nat. Electron. 2, 230-235 (2019).
- 15 Neville, R. C., Hoeneisen, B. & Mead, C. A. Permittivity of strontium titanate. J. Appl. Phys. 43 2124-2131 (1972)
- 16. McKee, R. A., Walker, F. J. & Chisholm, M. F. Crystalline oxides on silicon: the first five monolayers. Phys. Rev. Lett. 81, 3014-3017 (1998).
- Reiner, J. W. et al. Crystalline oxides on silicon. Adv. Mater. 22, 2919-2938 (2010).
- Couto, N. J. G., Sacépé, B. & Morpurgo, A. F. Transport through graphene on SrTiO<sub>3</sub>. Phys. Rev. Lett. 107, 225501 (2011).
- Veyrat, L. et al. Helical quantum Hall phase in graphene on SrTiO<sub>3</sub>. Science 367, 781-786
- Thiel, S., Hammerl, G., Schmehl, A., Schneider, C. W. & Mannhart, J. Tunable quasi-twodimensional electron gases in oxide heterostructures. Science 313, 1942-1945 (2006).
- Caviglia, A. D. et al. Electric field control of the LaAlO<sub>3</sub>/SrTiO<sub>3</sub> interface ground state. Nature **456**, 624-627 (2008).
- Lu, D. et al. Synthesis of freestanding single-crystal perovskite films and heterostructures by etching of sacrificial water-soluble layers. Nat. Mater. 15, 1255-1260 (2016).
- Kum, H. S. et al. Heterogeneous integration of single-crystalline complex-oxide membranes. Nature 578, 75-81 (2020).
- Stengel, M. & Spaldin, N. A. Origin of the dielectric dead layer in nanoscale capacitors. Nature 443, 679-682 (2006).
- Palneedi, H., Peddigari, M., Hwang, G.-T., Jeong, D.-Y. & Ryu, J. High-performance dielectric ceramic films for energy storage capacitors: progress and outlook. Adv. Funct. Mater. 28, 1803665 (2018).

- McPherson, J., Kim, J., Shanware, A., Mogul, H. & Rodriguez, J. Proposed universal relationship between dielectric breakdown and dielectric constant. In 2002 IEEE International Electron Devices Meeting (IEDM) 633-636 (IEEE, 2002).
- Robertson, J. High dielectric constant gate oxides for metal oxide Si transistors. Rep. Prog. Phys. 69, 327-396 (2005).
- Wen, C. et al. Dielectric properties of ultrathin CaF2 ionic crystals. Adv. Mater. 32, 2002525 (2020)
- Sokolov, N. S. et al. Low-leakage MIS structures with 1.5-6 nm CaF<sub>2</sub> insulating layer on Si(111). Microelectron. Eng. 84, 2247-2250 (2007).
- Hattori, Y., Taniguchi, T., Watanabe, K. & Nagashio, K. Layer-by-layer dielectric breakdown of hexagonal boron nitride. ACS Nano 9, 916-921 (2015).
- Kim, S. M. et al. Synthesis of large-area multilayer hexagonal boron nitride for high material performance. Nat. Commun. 6, 8662 (2015).
- Baumert, B. A. et al. Characterization of sputtered barium strontium titanate and strontium titanate-thin films. J. Appl. Phys. 82, 2558-2566 (1997).
- 33. Liu, Y., Huang, Y. & Duan, X. Van der Waals integration before and beyond two-dimensional materials. Nature 567, 323-333 (2019)
- Smets, Q. et al. Sources of variability in scaled MoS<sub>2</sub> FETs. In 2020 IEEE International 34. Electron Devices Meeting (IEDM) 3.1.1–3.1.4 (IEEE, 2020).
- 35. Dong, G. et al. Super-elastic ferroelectric single-crystal membrane with continuous electric dipole rotation. Science 366. 475-479 (2019).
- Yu, L. et al. Enhancement-mode single-layer CVD MoS<sub>2</sub> FET technology for digital electronics. In 2015 IEEE International Electron Devices Meeting (IEDM) 32.3.1-32.3.4 (IEEE, 2015).
- 37. Smets, Q. et al. Ultra-scaled MOCVD MoS, MOSFETs with 42nm contact pitch and 250μA/μm drain current. In 2019 IEEE International Electron Devices Meeting (IEDM) 23.2.1-23.2.4 (IEEE, 2019).
- Zhu, Y. et al. Monolayer molybdenum disulfide transistors with single-atom-thick gates. Nano Lett. 18, 3807-3813 (2018).
- Qian, Q. et al. Improved gate dielectric deposition and enhanced electrical stability for single-layer MoS<sub>2</sub> MOSFET with an AlN interfacial layer. Sci Rep. **6**, 27676 (2016).
- Ashokbhai Patel, K., Grady, R. W., Smithe, K. K. H., Pop, E. & Sordan, R. Ultra-scaled MoS<sub>2</sub> transistors and circuits fabricated without nanolithography. 2D Mater. 7, 015018 (2019).
- English, C. D., Smithe, K. K. H., Xu, R. L. & Pop, E. Approaching ballistic transport in monolayer MoS<sub>2</sub> transistors with self-aligned 10 nm top gates. In 2016 IEEE International Electron Devices Meeting (IEDM) 5.6.1-5.6.4 (IEEE, 2016).
- Xu, K. et al. Sub-10 nm nanopattern architecture for 2D material field-effect transistors. Nano Lett. 17, 1065-1070 (2017).
- 43. Nourbakhsh, A. et al. 15-nm channel length MoS<sub>2</sub> FETs with single- and double-gate structures. In 2015 Symposium on VLSI Technology (VLSI Technology) T28-T29 (IEEE,

Publisher's note Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

© The Author(s), under exclusive licence to Springer Nature Limited 2022

### Methods

### Preparation of freestanding SrTiO<sub>3</sub> layer

The TiO<sub>2</sub>-terminated surface of single-crystalline SrTiO<sub>3</sub> (001) substrates was prepared by annealing the substrates at 1.000 °C in an oxygen atmosphere. The atomically sharp step and terraces of the substrates were examined by AFM. Both the Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub> and SrTiO<sub>3</sub> films were grown by a pulsed-laser-deposition technique using a 248-nm krypton-fluoride excimer laser. The water-soluble Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub> layer was deposited first on the substrate at 950 °C with an oxygen partial pressure  $(p_{\odot})$  of  $1 \times 10^{-4}$  torr. The four intensity oscillation periods indicated the epitaxial growth of a 1-u.c.-thick Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub> layer (Extended Data Fig. 10)<sup>22</sup>. Subsequently, the epitaxial growth of a SrTiO<sub>3</sub> layer on the  $Sr_3Al_2O_6$  thin film was conducted at 700 °C and  $p_{O_1} = 1 \times 10^{-4}$  torr. All the deposition was monitored by RHEED oscillations to control the as-deposited film thickness and ensure the film growth in a layer-by-layer mode. On the completion of epitaxy, the sample was naturally cooled to room temperature under  $p_{\rm Q_2} > 10^{-4}$  torr. A polydimethylsiloxane (PDMS) support was coated on the as-prepared sample and then placed into the deionized water at room temperature until the water-soluble Sr<sub>3</sub>Al<sub>2</sub>O<sub>6</sub> layer was fully dissolved. Afterwards, the PDMS-supported SrTiO<sub>3</sub> membrane was transferred on the target substrate, followed by peeling off the PDMS support. Furthermore, the post-oxygen-annealing (about 350–400 °C,  $p_{0_2}$  > 760 torr, 3 h) was applied to prevent non-stoichiometry in the SrTiO<sub>3</sub> membrane before device fabrication.

### CVD synthesis and transfer of MoS<sub>2</sub>

Molybdenum trioxide (100 mg) was placed in a ceramic boat located at the heating zone centre of the main furnace. The sulfur powder was placed in a separate ceramic boat at the upper stream side maintained at  $155\,^{\circ}\text{C}$  by a separate heating tap. The c-sapphire substrates for depositing MoS $_2$  were put next to the metal oxide boat at the downstream side, where the vapours of both precursors were carried to the targeting substrates by an argon flow (100 sccm, 50 torr). The centre heating zone was heated to about 700–800 °C at a ramping rate of 25 °C min $^{-1}$ . After reaching the growing temperature, the heating zone was kept isothermal for 15 min, and the furnace was then naturally cooled to room temperature. The transfer procedure follows the common polymethyl-methacrylate-assisted method.

#### Material characterization

Crystal structure-related analyses, that is, XRD, XRR and RSM, were conducted using a Rigaku SmartLab thin-film XRD system with a rotating copper anode X-ray source. The surface morphologies and membrane thickness were examined on a commercial multifunction AFM instrument (Bruker Dimension Icon SPM). The Raman and PL spectra of MoS $_2$  were collected in a confocal Raman microscopy system (WITec alpha 300R) with a 532-nm laser. The Si peak at 520 cm $^{-1}$  was used as the reference for Raman calibration. X-ray photoelectron spectra and ultraviolet photoelectron spectra of SrTiO $_3$  and MoS $_2$  were obtained with a Thermo Scientific ESCALAB250i high-resolution X-ray Photoelectron Spectrometer (monochromatic Al K $\alpha$  line and He I source). A Lambda 1050 UV/Vis/NIR spectrophotometer was used to record the absorption spectra of the SrTiO $_3$  membrane. The cross-sectional STM measurement was conducted with an in situ cleaved Si (100)/SrTiO $_3$  sample under ultrahigh pressure (5  $\times$  10 $^{-11}$  torr) and a temperature of 4.3 K.

#### **TEM characterization**

Plan-view dark-field TEM images and SAED patterns of freestanding  $SrTiO_3$  membranes were acquired using a JEOL JEM-F200 S/TEM at  $200 \, kV$  from a top-view sample suspended on a holey carbon grid. A cross-section lamella of the FETs was prepared with a focused-ion-beam system (FEI Nova Nanolab 200). A Pt protection layer was first deposited on top of a device, followed by milling the surrounding channel area

with the layered structure. Cross-section STEM images and related EDS mapping were recorded by the same STEM system at 200 kV.

#### **Device fabrication**

For the MIM capacitors, the freestanding single-crystalline SrTiO<sub>2</sub> membranes were transferred onto Pt-coated Si substrates, followed by depositing 10-nm Ti and 90-nm Au electrodes with the shadow mask. FETs were framed on the pre-patterned Si/SiO<sub>2</sub> (300 nm) substrates or hard-coated polyester films with Pt gate electrodes. After transferring the SrTiO<sub>3</sub> membranes and MoS<sub>2</sub> layers, the source and drain areas were align-patterned accordingly. Subsequently, the channels were contacted by Au/Ti (90 nm/10 nm) or Au (35 nm) electrodes on top of MoS<sub>2</sub>. Note that all the metallization was done by an electron-beam evaporator under about  $10^{-7}$  torr. The submicrometre patterns were carried out using electron-beam lithography (Elionix ELS-F125), and the other large patterns were conducted by a direct-write lithographer (Heidelberg MLA100). The channel width and channel length ( $W_{CH}$  and  $L_{\rm CH}$ ) are specified in the figures. Before the encapsulation, the devices were annealed at 150 °C in an argon environment for 30 min. Polymethyl methacrylate (molecular weight: 950K, dilution in anisole) was applied to encapsulate the devices (5,000 rpm, 30 s).

#### **Electrical measurements**

Electrical characterization of the FETs was performed using a Keithley 4200 semiconductor parameter analyser and a Keithley 2450 source meter. Capacitance measurements were conducted using a Keithley 4210-CVU module and an Agilent E4980A LCR meter. All the devices were measured on a Cascade MPS150 probe station under ambient conditions with a shielded enclosure.

#### **TCAD** simulations

For the simulations of the device characteristics, we used the Sentaurus TCAD software package, where the material parameters for MoS $_2$  and SrTiO $_3$  were extracted from refs.  $^{44-47}$ . In the simulation, we considered a multivalley band structure model for the MoS $_2$  layer. In addition, we assumed that there was no bandgap narrowing because the device works at room temperature, and there was no intended doping. For the gate-stack leakage, we introduced the Fowler–Nordheim tunnelling model, the direct tunnelling model and the thermal emission model. Furthermore, to establish an ideal situation in the low-field direct-current simulation, no charge traps or fixed charges were considered in the simulation. This simplification is also helpful for improving the convergence of the simulation.

### **Data availability**

The data needed to evaluate the conclusions in this work are publicly available online at https://doi.org/10.5281/zenodo.6245863. Additional data related to this paper may be requested from the corresponding authors upon reasonable request.

- Knobloch, T. et al. A physical model for the hysteresis in MoS<sub>2</sub> transistors. IEEE J. Electron Device. Soc. 6, 972–978 (2018).
- Henrich, V. E., Dresselhaus, G. & Zeiger, H. J. Surface defects and the electronic structure of SrTiO<sub>2</sub> surfaces. Phys. Rev. B 17, 4908–4921 (1978).
- van Benthem, K., Elsässer, C. & French, R. H. Bulk electronic structure of SrTiO<sub>3</sub>: experiment and theory. J. Appl. Phys. 90, 6156–6164 (2001).
- Wunderlich, W., Ohta, H. & Koumoto, K. Enhanced effective mass in doped SrTiO<sub>3</sub> and related perovskites. *Physica B* 404, 2202–2212 (2009).
- Koster, G., Kropman, B. L., Rijnders, G. J. H. M., Blank, D. H. A. & Rogalla, H. Quasi-ideal strontium titanate crystal surfaces through formation of strontium hydroxide. *Appl. Phys. Lett.* 73, 2920–2922 (1998).
- 49. Vasquez, R. P. SrTiO<sub>3</sub> by XPS. Surf. Sci. Spectra 1, 129–135 (1992).
- Shi, Y. et al. Selective decoration of Au nanoparticles on monolayer MoS<sub>2</sub> single crystals. Sci Rep. 3, 1839 (2013).
- 51. Lewis, J. Material challenge for flexible organic devices. Mater. Today 9, 38-45 (2006).

Acknowledgements We thank the Australian Research Council Discovery Project of DP19010366 for the financial support: the facilities, as well as the scientific and technical

assistance, of the NSW Node of the Australian National Fabrication Facility (ANFF) and the Research and Prototype Foundry Core Research Facility at the University of Sydney, part of the ANFF; and the units and facilities within the Mark Wainwright Analytical Centre at UNSW Sydney for the assistance in material analyses. Z.W. thanks L.Li in Peking University for providing assistance in the TCAD simulation; L.-J.L. and Y.W. thank the support from the University of Hong Kong; and Y.-P.C. acknowledges the financial support from Ministry of Science and Technology (MOST) of Taiwan (contract numbers MOST 110-2119-M-002-015-MBK and MOST 110-2622-8-002-014).

**Author contributions** S.L. and L.-J.L. supervised the project. J.-K.H. conceived and directed the project. J.Z. led W.W., N.Y. and Y.L. to perform the synthesis and characterization of the perovskite oxide heterostructures. J.-K.H. and Y.W. synthesized the  $MoS_2$  monolayer. J.S., X.G. and L.H. carried out microscopy characterization. J.-K.H., C.-H.L. and T.W. performed the Raman and PL analyses. Z.-L.Y., B.-C.H. and Y.-P.C. the executed cross-sectional STM measurements. J.S. and J.-K.H. contributed to the device fabrication. J.-K.H. conducted electrical measurements and analyses of devices. Y.W. and L.-J.L. proposed the device model.

Z.W. contributed to the TCAD simulation. J.Y., D.W., V.T., K.K.-Z., X.Z. and L.Q. provided constructive opinions and suggestions. All the authors discussed and contributed to the results. J.-K.H., L.-J.L. and S.L. drafted the manuscript.

**Competing interests** J.-K.H., J.S., J.Z. and S.L. are co-inventors on a patent application (Australian provisional filing numbers 2021902514 and 2022900344) related to the research presented in this paper.

#### Additional information

 $\textbf{Supplementary information} \ The \ online \ version \ contains \ supplementary \ material \ available \ at \ https://doi.org/10.1038/s41586-022-04588-2.$ 

**Correspondence and requests for materials** should be addressed to Jing-Kai Huang, Lain-Jong Li or Sean Li.

**Peer review information** *Nature* thanks Tibor Grasser, Won Jong Yoo and the other, anonymous, reviewer(s) for their contribution to the peer review of this work.

Reprints and permissions information is available at http://www.nature.com/reprints.



Extended Data Fig. 1 | Crystalline structure of epitaxial membranes before release. a, b, AFM topography and cross-sectional height profile of an as-grown SrTiO $_3$  film indicating an atomically smooth surface with unit cell step terraces. The scale bar is  $1 \mu m. c$ ,  $2\theta-\omega$  X-ray diffraction the scan of SrTiO $_3$ /

 $Sr_3Al_2O_6/epi\text{-}SrTiO_3\ heterostructure.\ \textbf{d},\ The\ experimental\ and\ fitted\ XRR\ curves,\ where\ the\ fitting\ adequately\ describes\ the\ true\ structure\ (SrTiO_3/Sr_3Al_2O_6/epi\text{-}SrTiO_3).\ \textbf{e},\ X\text{-}ray\ SLD\ model\ used\ to\ fit\ the\ experimental\ data.\ The\ model\ represents\ SrTiO_3/Sr_3Al_2O_6\ (9.9nm)/epi\text{-}SrTiO_3\ (2.1nm).$ 



 $\label{lem:extended} \textbf{Extended Data Fig. 2} | \textbf{AFM measurements of transferred SrTiO}_3 \\ \textbf{membranes. a-d}, 10 \text{ u.c.}, 20 \text{ u.c.}, 40 \text{ u.c.}, and 80 \text{ u.c. thick SrTiO}_3 \text{ thin films and selected cross-sectional height profiles showing the thickness, respectively.}$ 

The scale bar indicates 1  $\mu$ m. **e**, Thicknesses extracted from various AFM measurements of the transferred thin film. Note that the theoretical thickness of one u.c. thick SrTiO<sub>3</sub> is 0.3905 nm (ref.  $^{22}$ ).



u

| Planes | Q <sub>x</sub> (nm <sup>-1</sup> ) | Q <sub>Z</sub> (nm <sup>-1</sup> ) | in-plane (nm) | out-of-plane (nm) |
|--------|------------------------------------|------------------------------------|---------------|-------------------|
| (002)  | ©                                  | 5.1219                             | 23            | 0.3905            |
| (103)  | 2.5585                             | 7.6757                             | 0.3908        | 0.3908            |
| (013)  | 2.5595                             | 7.6779                             | 0.3907        | 0.3907            |



d

|                      | Binding energy (eV) | Atomic % |
|----------------------|---------------------|----------|
| Sr 3d <sub>5/2</sub> | 133.1               | 10.42    |
| Ti 2p <sub>3/2</sub> | 458.4               | 10.67    |
| O 1s                 | 529.6               | 30.06    |

Extended Data Fig. 3 | Structural and stoichiometric characterizations of transferred SrTiO $_3$  films. a, RSM of transferred 80 u.c. SrTiO $_3$  film around (002), (103), and (013) planes. b, Relative values shown in (a) and extracted lattice parameters.  $Q_x$ ,  $Q_z$ : reciprocal space coordinates. c, High-resolution XPS spectra and analysis of the released SrTiO $_3$  film at Sr 3d, Ti 2p, and O 1s regions.

The fitted Ti2p and Sr3d spectra indicate that there is no second phase presenting in the membranes while the O1s spectra were extracted to both intrinsic O in the  $SrTiO_3$  and extrinsic O in hydroxyls absorbed on the surface<sup>48</sup>. **d**, Binding energy and stoichiometric analysis of XPS results<sup>49</sup>.



**Extended Data Fig. 4** | **Characterization of MoS<sub>2</sub> monolayers. a**, PL spectra and **b**, Raman spectrum of the as-grown CVD MoS<sub>2</sub> monolayer before and after transferring on SrTiO<sub>3</sub>. Note the Raman frequency differences between  $E^1_{2g}$  and

 $A_{1g}$  are less than 20 cm $^{-1}$ , indicating the monolayer nature  $^{50}$ . **c**, Optical micrograph of the MoS $_2$  FET at channel region. **d**, PL intensity mapping of the corresponding area. The scale bars indicate 4  $\mu m$ .







sequential color column displays the results of the device swept from  $1^{st}$  to  $115^{th}$  times, and the red lines show the results of the first 10 sweeps from the same device after one-month storage.



 $\textbf{Extended Data Fig. 6} \ | \ \textbf{Lifetime projection. a}, \textbf{Time to breakdown} \ (T_{BD}) \ of MOS \ devices \ with \ a \ 40 \ u.c. \ thick \ SrTiO_3 \ dielectric \ at various \ voltage \ stresses. \ \textbf{b}, T_{BD} \ versus \ stress \ voltage \ characteristics, \ where \ the \ black \ dash-line \ represents \ the \ E \ model \ fitting \ for \ lifetime \ prediction.$ 



Extended Data Fig. 7 | Short-channel performance. a, b, Transfer characteristic of the short-channel device with  $L_{\text{CH}} = 55 \text{ nm}$  and 25 nm, respectively. The scale bars indicate 50 nm.



**Extended Data Fig. 8** | **Impact of the vdW gap on moderation of FIBL effect. a, b,** Simulated equipotential contours of short-channel (10 nm) MoS<sub>2</sub> FETs without vdW gap (a) and with 3Å vdW gap (b), where source and gate are grounded,  $V_D = 1V$ , and SrTiO<sub>3</sub> dielectric is set as 1 nm EOT according to our experimental results. **c,** Calculated conduction band diagrams of

short-channel MoS $_2$  FETs with 1 nm EOT gate dielectrics of SiO $_2$  ( $\kappa$  = 3.9), HfO $_2$  ( $\kappa$  = 22), and SrTiO $_3$  ( $\kappa$  = 75), where 3 Å vdW gap was used. **d**, Corresponding transfer characteristics of simulated short-channel MoS $_2$  FETs. **e**, Extracted SS values of the transfer characteristics with various vdW gap thicknesses.



**Extended Data Fig. 9** | **Flexible and transparent MoS<sub>2</sub> FETs with SrTiO**<sub>3</sub>**gate dielectric. a**, Photograph of the experiment setup for mechanical bending of MoS<sub>2</sub> FETs, where the samples are bent to a tensile strain of 0.54%. The strain at a given bending radius can be approximated by strain = d/2r where d is

substrate thickness (0.125 mm) and r is the radius of curvature (11.5 mm) $^{51}$ . Inset is the photograph of MoS $_2$  FET arrays on flexible and transparent PET substrate. **b**, Measured transfer characteristics of the device under flat, strained, and resumed conditions.



 $\textbf{Extended Data Fig. 10} | \textbf{Growth of freestanding SrTiO}_3 \textbf{membranes. a-c}, \textbf{Evolution of RHEED patterns during the preparation of SrTiO}_3/\textbf{Sr}_3\textbf{Al}_2\textbf{O}_6/\textbf{epi-SrTiO}_3 \\ \textbf{heterostructure. d}, \textbf{RHEED intensity oscillations in the deposition process accordingly, which indicate the typical layer-by-layer 2D growth mode.}$